Your responsibilities in this role likely to include:
Micro-architecture definitions at the unit level
RTL coding, block level simulations and synthesis
Work closely with verification team on block/top level to ensure timely delivery of quality designs
Work closely with physical design team to optimize the design and to meet the targets set for a certain unit (area, timing, and power)
Description
Imagine what you could do here. new ideas have a way of becoming extraordinary products very quickly.
Do you want to bring passion and dedication to your job? There’s no telling what you could accomplish at Do you want to join us to help deliver the next groundbreaking products?
The SoC design team is looking for an experienced engineer to develop compute SoCs power management system. Role expectations include working with partner Design teams, Physical design, verification, Platform Architecture and Software teams to define the power system micro architecture, implement the required HW and integrate it to a complex multi chip system.
3+ years of experience in digital design (preferably in SoC)
Familiar with advanced design practices (clock/voltage domain crossing, low power design and DFT) – Advantage
Familiar with various chip development tools (e.g. lint, synthesis, STA)
Familiar with verification methodologies
Strong Verilog/System Verilog skills
Experienced with scripting using common languages (e.g. Python, Perl, TCL)
Education & Experience
BS/MS in EE/CE